# 2Gb (16Mx8Banksx16) DDR3 SDRAM #### **Descriptions** The H2A402G1666O is a high speed Double Date Rate 3 (DDR3) Synchronous DRAM fabricated with ultra high performance CMOS process containing 1G bits which organized as 16Mbits x 8 banks by 16 bits. This synchronous device achieves high speed double-data-rate transfer rates of up to 1866 Mb/sec/pin (DDR3-1866) for general applications. The chip is designed to comply with the following key DDR3 SDRAM features: (1) posted CAS with additive latency, (2) write latency = read latency -1, (3) On Die Termination (4) programmable driver strength data,(5) seamless BL4 access. All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK rising and /CK falling). All I/Os are synchronized with a pair of bidirectional differential data strobes (DQS and /DQS) in a source synchronous fashion. The address bus is used to convey row, column and bank address information in a /RAS and /CAS multiplexing style. The 2Gb DDR3 devices operates with a single power supply: $1.5V \pm 0.075V \text{ VDD}$ and VDDQ. Available package: WBGA-96Ball (with 0.8mm - 0.8mm ball pitch) #### **Features** - Power Supply: 1.5V (typ.), VDD, VDDQ = 1.425V to 1.575V - All inputs and outputs are compatible with SSTL\_15 interface. - Fully differential clock inputs (CK, /CK) operation. - 8 bit prefetch architecture - Posted CAS by programmable additive latency: 0, CL-1 & CL-2 - Bust length: 4 with Burst Chop (BC) and 8. - CAS Latency (CL): 6, 7, 8, 9, 10, 11 and 13 - Write Latency (WL) =Read Latency (RL) -1. - Bi-directional Differential Data Strobe (DQS). - Data inputs on DQS centers when write. - Data outputs on DQS, /DQS edges when read. - On chip DLL align DQ, DQS and /DQS transition with CK transition. - DM mask write data-in at the both rising and falling edges of the data strobe. - Sequential & Interleaved Burst type available both for 8 & 4 with BC. - Multi Purpose Register (MPR) for pre-defined pattern read out - On Die Termination (ODT) options: Synchronous ODT, Dynamic ODT, and Asynchronous ODT - Auto Refresh and Self Refresh - Refresh Interval: 7.8us Tcase between 0°C ~ 85°C - Refresh Interval: 3.9us Tcase between 85°C ~ 95°C - RoHS Compliance - Driver Strength:RZQ/7, RZQ/6 (RZQ=240Ω) - High Temperature Self-Refresh rate enable - ZQ calibration for DQ drive and ODT - RESET pin for initialization and reset function # **Ordering Information** | Part No | Organization | Max. Freq | Package | Grade | | |------------------|----------------------|-------------------------|-------------|--------------|--| | H2A402G1666ODLC | 128M X 16 | DDR3-1333MHz 9-9-9 | 96Ball BGA, | Commonataial | | | H2A402G 10000DLC | 120101 \(\times\) 10 | DDR3-1333WHZ 9-9-9 | 7.5x13.3mm | Commercial | | | H2A402G1666OFLC | 128M X 16 | DDR3-1600MHz 11-11-11 | 96Ball BGA, | 0 | | | 112A402G10000FLC | 120W X 10 | 7.5x13.3mm | | Commercial | | | H2A402G1666OGLC | 128M X 16 | DDR3-1866MHz 13-13-13 | 96Ball BGA, | 0 | | | H2A402G 10000GLC | 120101 \(\times\) 10 | DDR3-1000IVID2 13-13-13 | 7.5x13.3mm | Commercial | | Note: Speed (tck\*) is in order of $CL-T_{RCD}-T_{RP}$ # Ball Assignments and Descriptions 96-Ball FBGA – x16 (Top View) | 1 | 2 | 3 | | 7 | 8 | 9 | |--------|-----------|-------|---|------------|--------|------| | VDDQ | DQU5 | DQU7 | Α | DQU4 | VDDQ | VSS | | VSSQ | VDD | VSS | В | /DQSU | DQU6 | VSSQ | | VDDQ | DQU3 | DQU1 | С | DQSU | DQU2 | VDDQ | | VSSQ | VDDQ | DMU | D | DQU0 | VSSQ | VDD | | VSS | VSSQ | DQL0 | E | DML | VSSQ | VDDQ | | VDDQ | DQL2 | DQSL | F | DQL1 | DQL3 | VSSQ | | VSSQ | DQL6 | /DQSL | G | VDD | vss | VSSQ | | VREFDQ | VDDQ | DQL4 | Н | DQL7 | DQL5 | VDDQ | | NC | VSS | /RAS | J | СК | VSS | NC | | ODT | VDD | /CAS | K | /CK | VDD | CKE | | NC | /CS | /WE | L | A10, AP | ZQ | NC | | VSS | BA0 | BA2 | М | NC | VREFCA | VSS | | VDD | А3 | A0 | N | A12, /BC | BA1 | VDD | | VSS | A5 | A2 | Р | <b>A</b> 1 | A4 | VSS | | VDD | <b>A7</b> | A9 | R | A11 | A6 | VDD | | VSS | /RESET | A13 | T | NC | A8 | VSS | # 96-Ball FBGA – x16 Ball Descriptions | Pin | Symbol | Description | |-------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | J7,K7 | CK, /CK | (System Clock) CK and /CK are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of /CK. Output (read) data is referenced to the crossings of CK and /CK (both directions of crossing). | | L2 | /CS | (Chip Select) All commands are masked when /CS is registered HIGH. /CS provides for external Rank selection on systems with multiple Ranks. /CS is considered part of the command code. | | K9 | CKE | (Clock Enable) CKE high activates and CKE low deactivates internal clock signals and device input buffers and output drivers. Taking CKE low provides precharge power-down and self- refresh operation (all banks idle), or active power-down (row active in any bank). CKE is asynchronous for self refresh exit. After VREFCA has become stable during the power on and initialization sequence, it must be maintained during all operations (including self-refresh). CKE must be maintained high throughout read and write accesses. Input buffers, excluding CK, /CK, ODT and CKE are disabled during power-down. Input buffers, excluding CKE, are disabled during self-refresh. | | N3,P7,P3,N2,<br>P8,P2,R8,R2,<br>T8,R3,L7,R7,<br>N7,T3 | A0~A9,A10(AP),<br>A11,A12(/BC),A13 | (Address) Provided the row address (RA0 – RA12) for active commands and the column address (CA0-CA9) and auto precharge bit for read/write commands to select one location out of the memory array in the respective bank. A10 is sampled during a precharge command to determine whether the precharge applies to one bank (A10 LOW) or all banks (A10 HIGH). The address inputs also provide the op-code during Mode Register Set commands. A12 is sampled during read and write commands to determine if burst chop (on-the-fly) will be performed. (HIGH: no burst chop, LOW: burst chopped). See command truth table for details. | | M2,N8,M3 | BA0, BA1,BA2 | (Bank Address) BA0 – BA2 define to which bank an active, read, write or precharge command is being applied. Bank address also determines if the mode register is to be accessed during a MRS cycle. | | K1 | ODT | (On Die Termination) ODT (registered HIGH) enables termination resistance internal to the DDR3 SDRAM. When enabled, ODT is applied to each DQ,DQS, DQS DMU and DML signal. The ODT pin will be ignored if the Mode Register MR1 is programmed to disable ODT. | | C7,B7,F3,G3 | DQSU, /DQSU, DQSL, /DQSL | (Data Strobe) Output with read data, input with write data. Edge-aligned with read data, centered in write data. DQSL corresponds to the data on DQL0-DQL7; DQSU corresponds to the data on DQU0-DQU7. The data strobes DQSL, and DQSU are paired with differential signals /DQSU and /DQSL respectively, to provide differential pair signaling to the system during reads and writes. DDR3 SDRAM supports differential data strobe only and does not support single-ended. | |----------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | J3, K3, L3 | /RAS, CAS,<br>WE | (Command Inputs) /RAS , /CAS & /WE (along with /CS ) define the command being entered. | | D3,E7 | DMU,DML | (Input Data Mask) DMU & DML are input mask signal for write data. Input data is masked when DMU or DML are sampled HIGH coincident with that input data during a write access. DMU & DML is sampled on both edges of DQSU & DQML respectively. | | D7,C3,C8,C2,A7,<br>A2,B8,A3 | DQU0~7 | (Data Input/Output) Data inputs and outputs are on the same pin. | | E3,F7,F2,F8,H3,<br>H8,G2,H7 | DQL0~7 | (Data Input/Output) Data inputs and outputs are on the same pin. | | B2,D9,G7,K2,K9,N<br>1,N9,R1,R9/A9,B3,<br>E1,G8,J2,J8,M1,M<br>9,P1,P9,T1,T9 | VDD,VSS | (Power Supply/Ground) VDD and VSS are power supply for internal circuits. | | A1,A8,C1,C9,D2,E<br>9,F1,H2,H9 /B1,<br>B9,D1,D8,E2,E8,<br>F9,G1,G9 | VDDQ,<br>VSSQ | (DQ Power Supply/DQ Ground) VDDQ and VSSQ are power supply for the output buffers. | | L8 | ZQ | (ZQ Calibration) Reference pin for ZQ calibration | | T2 | /RESET | (Active Low Asynchronous Reset) Reset is active when /RESET is LOW, and inactive when /RESET is HIGH. /RESET must be HIGH during normal operation. /RESET is a CMOS rail to rail signal with DC high and low at 80% and 20% of VDD, i.e. 1.20V for DC high and 0.30V for DC low. | | H1 | VREFDQ | (Reference Voltage) Reference voltage for DQ | | M8 | VREFCA | (Reference Voltage) Reference voltage for CA | | J1,J9,L1,L9,<br>M7, T7 | NC | (No Connection) No internal electrical connection is present. | Note: Input pins only BA0-BA2, A0-A13, /RAS , /CAS , /WE , /CS , CKE, ODT and /RESET do not supply terminatio # Absolute Maximum Ratings | Symbol | Item | Rat | Units | | | |-----------|-------------------------------|-----------------------------|---------|----|--| | VIN, VOUT | Input, Output Voltage | utput Voltage -0.4 ~ +1.975 | | | | | VDD | Power Supply Voltage | -0.4 ~ + | -1.975 | V | | | VDDQ | Power Supply Voltage | -0.4 ~ + | -1.975 | V | | | ТОР | Operating Temperature Range | Commercial | 0 ~ +95 | °C | | | TSTG | Storage Temperature Range | -55 ~ | +100 | °C | | | VREFCA | Reference Voltage for Control | -0.4 ~ 0. | V | | | | VREFDQ | Reference Voltage for DQ | -0.4 ~ 0.6 | s*VDDQ | V | | Note: Caution Exposing the device to stress above those listed in Absolute Maximum Ratings could cause permanent damage. The device is not meant to be operated under conditions outside the limits described in the operational section of this specification. ### Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Units | |--------|------------------------------|-------|------|-------|-------| | VDD | Power Supply Voltage | 1.425 | 1.5 | 1.575 | V | | VDDQ | Power Supply for I/O Voltage | 1.425 | 1.5 | 1.575 | ٧ | #### Note: - 1. Under all conditions VDDQ must be less than or equal to VDD. - 2. VDDQ tracks with VDD. AC parameters are measured with VDD and VDDQ tied together. ### Input / Output Capacitance | Symbol | Parameters | Pins | Min. | Max. | Unit | Notes | |--------------|-------------------------------------------------------|-------------------|------|------|------|-------| | CCK | Input pin capacitance, CK, /CK | | 8.0 | 1.4 | pF | 1,3 | | CDCK | Delta input pin capacitance, CK, /CK | CK, /CK | 0 | 0.15 | pF | 1,2 | | CIN_CTRL | Input pin capacitance, control pins | /00 OVE ODT | 0.75 | 1.3 | pF | 1 | | CDIN_CTRL | Delta input pin capacitance, control pins | /CS,CKE,ODT | -0.4 | 0.2 | pF | 1,4 | | CIN_ADD_CMD | Input pin capacitance, address and command pins | /RAS,/CAS,/WE, | 0.75 | 1.3 | pF | 1 | | CDIN_ADD_CMD | Delta input pin capacitance, address and command pins | Address | -0.4 | 0.4 | pF | 1,5 | | CIO | Input/output pins capacitance | DQ,DQS,/DQS | 1.5 | 2.5 | pF | 1,6 | | CDIO | Delta input/output pins capacitance | TDQS,/TDQS,<br>DM | -0.5 | 0.3 | pF | 1,7,8 | | CDDQS | Delta input/output pins capacitance | DQS, /DQS | 0 | 0.15 | pF | 1,10 | | CZQ | Input/output pin capacitance, ZQ | ZQ | - | 3 | pF | 1,9 | **Notes1:** Although the DM, /TDQS and TDQS pins have different functions, the loading matches DQ and DQS **Notes2:** This parameter is not subject to production test. It is verified by design and characterization. The capacitance is measured according to JEP147("PROCEDURE FOR MEASURING INPUT CAPACITANCE USING A VECTOR NETWORK ANALYZER( VNA)") with VDD, VDDQ, VSS, VSSQ applied and all other pins floating (except the pin under test, CKE, /RESET and ODT as necessary). VDD=VDDQ=1.5V, VBIAS=VDD/2 and on-die termination off. Notes3: This parameter applies to monolithic devices only; stacked/dual-die devices are not covered here. Notes4: Absolute value of CCK-/CCK. Notes5: Absolute value of CIO(DQS)-CIO(/DQS) Notes6: CI applies to ODT, /CS, CKE, A0-A15, BA0-BA2, /RAS, /CAS, /WE. Notes7: CDI\_CTRL applies to ODT, /CS and CKE Notes8: CDI\_CTRL=CI(CTRL)-0.5\*(CI(CLK)+CI(/CLK)) Notes9: CDI\_ADD\_CMD applies to A0-A15, BA0-BA2, /RAS, /CAS and /WE. Notes10: CDI\_ADD\_CMD=CI(ADD\_CMD) - 0.5\*(CI(CLK)+CI(/CLK)) Notes11: CDIO=CIO(DQ,DM) - 0.5\*(CIO(DQS)+CIO(/DQS)) Notes 12: Maximum external load capacitance on ZQ pin: 5pF # Recommended DC Operating Conditions VDD/VDDQ = 1.425V to 1.575V | Symbol | Parameter 9 Test Conditions | 1866 | 1600 | 11 | | |--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----|-------| | Symbol | Parameter & Test Conditions | | Max | | Units | | IDD0 | Operating One Bank Active-Precharge Current: CKE: High; External clock: On; BL: 8(1); AL: 0;/CS: High between ACT and PRE; Data IO: MID-LEVEL; DM: stable at 0; Bank Activity: Cycling with one bank active at a time: 0, 0, 1,1,2,2 Output Buffer and RTT: Enabled in Mode Registers (2); ODT Signal: stable at 0. | 75 | 70 | 65 | mA | | IDD1 | Operating One Bank Active-Read-Precharge Current: CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, CL: see timing used table; BL: 81; AL: 0; /CS: High between ACT, RD and PRE; Command, Address, Data IO: partially toggling; DM:stable at 0; Bank Activity: Cycling with one bank active at a time; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | 100 | 95 | 90 | mA | | IDD2Q | Recharge Quiet Standby Current CKE: High; External clock: On; tCK: see Timings used for IDD and IDDQ; BL:8, AL: 0, CS#: stable at 1, Command, Address, Bank Address Inputs: stable at 0; Data IO: MLD-LeVel; DM: stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enable in Mode Registers; ODT Signal: Stable at 0 | 30 | 30 | 30 | mA | | IDD2N | Precharge Standby Current: CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: partially toggling; Data IO: FLOATING; DM:stable at 0; Bank Activity: all banks closed; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | 30 | 30 | 30 | mA | | IDD3P | Active Power-Down Current: CKE: Low; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: stable at 1; Command, Address: stable at 0; Data IO: FLOATING; DM: stable at 0; Bank Activity: all banks open; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | 30 | 30 | 25 | mA | | IDD4W | Operating Burst Write Current: CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: High between WR; Command, Address: partially toggling; Data IO: seamless write data burst with different data between one burst and the next one; DM: stable at 0; Bank Activity: all banks open, WR commands cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at HIGH | 205 | 185 | 165 | mA | | IDD4R | Operating Burst Read Current: CKE: High; External clock: On; tCK, CL: see timing used table; BL: 8; AL: 0; /CS: High between RD; Command, Address: par-tially toggling; Data IO: seamless read data burst with different data between one burst and the next one; DM: stable at 0; Bank Activity: all banks open, RD commands cycling through banks: 0,0,1,1,2,2,; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | 215 | 190 | 160 | mA | | Symbol | Parameter & Test Conditions | 1866 | 1600<br>Max | 1333 | Units | |--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------------|------|-------| | IDD5B | Burst Refresh Current: CKE: High; External clock: On; tCK, CL, nRFC: see timing used table; BL: 8; AL: 0; /CS: High between REF; Command, Address: partially toggling; Data IO: FLOATING; DM: stable at 0; Bank Activity: REF command every nRFC; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | 155 | 153 | 150 | mA | | IDD6 | Self Refresh Current: Normal Temperature Range; TCASE: 0-85°C; Auto Self-Refresh (ASR): Disabled; Self-Refresh Temperature Range (SRT): Normal; CKE: Low; External clock: Off; CK and /CK: LOW; CL: see timing used table; BL: 8; AL: 0; CS, Command, Address, Data IO: FLOATING; DM: stable at 0; Bank Activity: Self-Refresh operation; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: FLOATING | 12 | 12 | 12 | mA | | IDD7 | Operating Bank Interleave Read Current; CKE: High; External clock: On; tCK, nRC, nRAS, nRCD, nRRD, nFAW, CL: see timing used table; BL: 8; AL: CL-1; CS: High between ACT and RDA; Command, Address: partially toggling; Data IO: read data bursts with different data between one burst and the next one; DM: stable at 0; Bank Activity: two times interleaved cycling through banks (0, 1,7) with different addressing; Output Buffer and RTT: Enabled in Mode Registers; ODT Signal: stable at 0 | 285 | 270 | 245 | mA | - Note 1: Burst Length: BL8 fixed by MRS: set MR0 A[1,0]=00B - Note 2: Output Buffer Enable: set MR1 A[12] = 0B; set MR1 A[5,1] = 01B; RTT\_Nom enable: set MR1 A[9,6,2] = 011B; RTT\_Wr enable: set MR2 A[10,9] = 10B - Note 3: Precharge Power Down Mode: set MR0 A12=0B for Slow Exit or MR0 A12=1B for Fast Exit - Note 4: Auto Self-Refresh (ASR): set MR2 A6 = 0B to disable or 1B to enable feature - **Note 5:** Self-Refresh Temperature Range (SRT): set MR2 A7=0B for normal or 1B for extended temperature range - **Note 6:** Refer to DRAM supplier data sheet and/or DIMM SPD to determine if optional features or requirements are supported by DDR3 SDRAM - Note 7: Read Burst type: Nibble Sequential, set MR0 A[3]=0B # Simplified State Diagram ### AC Operating Test Characteristics #### DDR3-1333, DDR3-1600 & DDR3-1866 Speed Bins VDD/VDDQ = 1.425V to 1.575V | | Speed Bin | (DDR | 3-1866) | (DDR3 | 3-1600) | (DDR3 | 3-1333) | | | |-----------|---------------------------------------|----------|----------|---------|---------|------------|---------|-------|-----------------| | Symbol | CL-nRCD-nRP | 13-1 | 13-13 | 11-1 | 1-11 | 9-9 | 9-9 | Units | Notes | | | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | | | | tAA | Internal read command to first data | 13.91 | 20 | 13.75 | - | 13.5 | - | ns | 8 | | tRCD | Active to read or write delay | 13.91 | - | 13.75 | - | 13.5 | - | ns | 8 | | tRP | Precharge command period | 13.91 | - | 13.75 | - | 13.5 | - | ns | 8 | | tRC | Active to active/auto refresh command | 47.91 | - | 48.75 | - | 49.5 | - | ns | 8 | | tRAS | Active to precharge command period | | 9*tREFI | 35 | 9*tREFI | 36 | 9*tREFI | ns | 7 | | tCK (AVG) | Average Clock Cycle, CL=6, CWL=5 | 2.5 | 3.3 | 2.5 | 3.3 | 2.5 | 3.3 | ns | 1,2,3,<br>5,6 | | tCK (AVG) | Average Clock Cycle, CL=7, CWL=6 | 1.875 | <2.5 | 1.875 | <2.5 | 1.875 | <2.5 | ns | 1,2,3,<br>4,5,6 | | tCK (AVG) | Average Clock Cycle, CL=8, CWL=6 | 1.875 | <2.5 | 1.875 | <2.5 | 1.875 | <2.5 | ns | 1,2,3,<br>5,6 | | tCK (AVG) | Average Clock Cycle, CL=9, CWL=7 | 1.5 | <1.875 | 1.5 | <1.875 | 1.5 | <1.875 | ns | 1,2,3,<br>4,6 | | tCK (AVG) | Average Clock Cycle, CL=10, CWL=7 | 1.5 | <1.875 | 1.5 | <1.875 | 1.5 | <1.875 | ns | 1,2,3,6 | | tCK (AVG) | Average Clock Cycle, CL=11, CWL=8 | 1.25 | <1.5 | 1.25 | <1.5 | - | - | ns | 1,2,3 | | tCK (AVG) | Average Clock Cycle, CL=13, CWL=9 | 1.07 | <1.25 | - | - | - | - | ns | 1,2,3 | | - | Support CL Settings | 6,7,8,9, | 10,11,13 | 6,7,8,9 | 9,10,11 | 6,7,8,9,10 | | nCK | | | - | Support CWL Settings | 5,6 | 5,7,9 | 5,6 | ,7,8 | 5,0 | 6,7 | nCK | | **Notes1:** The CL setting and CWL setting result in tCK (avg) (min.) and tCK (avg) (max.) requirements. When making a selection of tCK (avg), both need to be fulfilled: Requirements from CL setting as well as requirements from CWL setting. **Notes2:** tCK (avg) (min.) limits: Since /CAS latency is not purely analog - data and strobe output are synchronized by the DLL - all possible intermediate frequencies may not be guaranteed. An application should use the next smaller JEDEC standard tCK (avg) value (2.5, 1.875, 1.5, or 1.25ns) when calculating CL (nCK) = tAA (ns) / tCK (avg)(ns), rounding up to the next 'Supported CL'. Notes3: tCK (avg) (max.) limits: Calculate tCK (avg) + tAA (max.)/CL selected and round the resulting tCK (avg) down to the next valid speed bin (i.e. 3.3ns or 2.5ns or 1.875ns or 1.25ns). This result is tCK (avg) (max.) corresponding to CL selected. Notes4: 'Reserved' settings are not allowed. User must program a different value. **Notes5:** Any DDR3-1333 speed bin also supports functional operation at lower frequencies as shown in the table DDR3-1333 Speed Bins which is not subject to production tests but verified by design/characterization. **Notes6:** Any DDR3-1600 speed bin also supports functional operation at lower frequencies as shown in the table DDR3-1600 Speed Bins which is not subject to production tests but verified by design/characterization. **Notes7:** tREFI depends on operating case temperature (TC). **Notes8:** For devices supporting optional down binning to CL = 7 and CL = 9, tAA/tRCD/tRP(min.) must be 13.125 ns or lower. SPD settings must be programmed to match. #### **Command Truth Table** | | | CI | KE | | | | | BA0 | A13 | A12 | A10 | A0 | | |-------------------------------------------------|--------------|----------|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|----------| | Function | Abbreviation | Previous | Current | CS | RAS | CAS | WE | - | - | 1 | 1 | - | NOTE | | | | Cycle | Cycle | | | | | BA2 | A15 | BC | AP | A9,A11 | | | Mode Register Set | MRS | Н | Н | L | L | L | L | BA | | O | Code | | | | Refresh | REF | Н | Н | L | L | L | Н | V | V | ٧ | ٧ | V | | | Self Refresh Entry | SRE | Н | L | L | L | L | Н | V | V | V | ٧ | V | 7,9,12 | | Self Refresh Exit | SRX | L | н | Н | V | V | V | X | X | X | X | X | 7,8,9,12 | | Sell Reliesh Exit | | | | L | Н | Н | Ι | V | V | V | ٧ | V | 7,0,5,12 | | Single Bank Precharge | PRE | Н | Н | L | L | Н | L | BA | V | ٧ | L | V | | | Precharge all Banks | PREA | Н | Н | L | L | Н | L | V | V | ٧ | Н | V | | | Bank Activate | ACT | Н | Н | L | L | Н | Н | BA | | Row A | ddress | (RA) | | | Write (Fixed BL8 or BL4) | WR | Н | Н | L | Н | L | L | BA | RFU | ٧ | L | CA | | | Write (BL4, on the Fly) | WRS4 | Н | Н | L | Н | L | L | BA | RFU | L | L | CA | | | Write (BL8, on the Fly) | WRS8 | Н | Н | L | Н | L | L | BA | RFU | Н | L | CA | | | Write with Auto Precharge<br>(Fixed BL8 or BL4) | WRA | Н | Н | L | Н | L | L | ВА | RFU | ٧ | Н | CA | | | Write with Auto Precharge (BL4, on the Fly) | WRAS4 | н | Н | L | н | L | L | ВА | RFU | L | Н | CA | | | Write with Auto Precharge (BL8, on the Fly) | WRAS8 | Н | Н | L | Н | L | L | BA | RFU | Н | Н | CA | | | Read (Fixed BL8 or BL4) | RD | Н | Н | L | Н | L | Н | BA | RFU | ٧ | L | CA | | | Read (BL4, on the Fly) | RDS4 | Н | Н | L | Н | L | Н | BA | RFU | L | L | CA | | | Read (BL8, on the Fly) | RDS8 | Н | Н | L | Н | L | Н | BA | RFU | Н | L | CA | | | Read with Auto Precharge<br>(Fixed BL8 or BL4) | RDA | Н | Н | L | н | L | Н | BA | RFU | V | н | CA | | | Read with Auto Precharge (BL4, on the Fly) | RDAS4 | Н | Н | L | н | L | Н | ВА | RFU | L | Н | CA | | | Read with Auto Precharge (BL8, on the Fly) | RDAS8 | Н | Н | L | н | L | Н | BA | RFU | Н | Н | CA | | | No Operation | NOP | Н | Н | L | Н | Н | Н | V | V | ٧ | ٧ | V | 10 | | Device Deselected | DES | Н | Н | Н | Х | X | X | X | X | X | Х | X | 11 | | ZQ calibration Long | ZQCL | Н | Н | L | Н | Н | L | Х | Х | X | Н | X | | | ZQ calibration Short | ZQCS | Н | Н | L | Н | Н | L | X | X | X | L | X | | | Power Down Entry | PDE | Н | L | L<br>H | H<br>V | H<br>X | H<br>X | V<br>X | V<br>X | V<br>X | V<br>X | V<br>X | 6,12 | | Power Down Exit | PDX | L | н | L | H | H | H | V | V | V | V | V | 6,12 | $H = High\ level,\ L = Low\ level,\ X = Don't\ care,\ V = Valid,\ BA = Bank\ Address,\ CA = Column\ Address,\ RA = Row\ Address$ - **Note1:** All DDR3 SDRAM commands are defined by states of /CS, /RAS, /CAS, /WE and CKE at the rising edge of the clock. The MSB of BA, RA and CA are device density and configuration dependant. - **Note2:** /RESET is low enable command which will be used only for asynchronous reset so must be maintained HIGH during any function. - **Note3:** Bank addresses (BA) determine which bank is to be operated upon. For (E)MRS BA selects an (Extended) Mode Register. - **Note4:** "V" means "H or L (but a defined logic level)" and "X" means either "defined or undefined (like floating) logic level". - **Note5:** Burst reads or writes cannot be terminated or interrupted and Fixed/on-the-Fly (OTF) BL will be defined by MRS. - Note6: The Power Down Mode does not perform any refresh operation. - **Note7:** The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - Note8: Self Refresh Exit is asynchronous. - Note9: VREF(Both VREFDQ and VREFCA) must be maintained during Self Refresh operation. VREFDQ supply may be turned OFF and VREFDQ may take any value between VSS and VDD during Self Refresh operation, provided that VREFDQ is valid and stable prior to CKE going back high and that first Write operation or first Write Leveling Activity may not occur earlier than 512 nCK after exit from Self Refresh. - **Note10:** The No Operation command should be used in cases when the DDR3 SDRAM is in an idle or wait state. The purpose of the No Operation command (NOP) is to prevent the DDR3 SDRAM from registering any unwanted commands between operations. A No Operation command will not terminate a pervious operation that is still executing, such as a burst read or write cycle. - Note11: The Deselect command performs the same function as No Operation command. - Note12: Refer to the CKE Truth Table for more detail with CKE transition. #### **CKE Truth Table** | Current State | CK | Œ | Command (n) | Action (n) | Notes | |-----------------|--------|---------|----------------------------|----------------------------|-------------| | Current State | n-1 | n | /RAS, /CAS, /WE, /CS | Action (n) | Notes | | Power Down | L | L | X | Maintain power down | 14,15 | | Power Down | L | Н | DESELECT or NOP | Power down exit | 11,14 | | Calf Dafrach | L | L | X | Maintain self refresh | 15,16 | | Self Refresh | L | Н | DESELECT or NOP | Self refresh exit | 8,12,16 | | Bank Active | Н | L | DESELECT or NOP | Active power down entry | 11,13,14 | | Reading | Н | L | DESELECT or NOP | Power down entry | 11,13,14,17 | | Writing | Н | L | DESELECT or NOP | Power down entry | 11,13,14,17 | | Precharging | Τ | L | DESELECT or NOP | Power down entry | 11,13,14,17 | | Refreshing | Ι | L | DESELECT or NOP | Precharge power down entry | 11 | | All Donks Jalla | Н | L | DESELECT or NOP | Precharge power down entry | 11,13,14,18 | | All Banks Idle | Н | L | REFRESH | Self refresh | 9,13,18 | | For | more o | details | with all signals, see "Com | mand Truth Table" | 10 | - **Note1:** CKE (n) is the logic state of CKE at clock edge n; CKE (n-1) was the state of CKE at the previous clock edge. - Note2: Current state is defined as the state of the DDR3 SDRAM immediately prior to clock edge n. - **Note3:** Command (n) is the command registered at clock edge n, and ACTION (n) is a result of Command (n), ODT is not included here. - **Note4:** All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - **Note5:** The state of ODT does not affect the states described in this table. The ODT function is not available during Self-Refresh. - **Note6:** During any CKE transition (registration of CKE H->L or CKE L->H) the CKE level must be maintained until 1nCK prior to tCKEmin being satisfied (at which time CKE may transition again). - Note7: DESELECT and NOP are defined in the "Command Truth Table". - **Note8:** On self-refresh exit DESELECT or NOP commands must be issued on every clock edge occurring during the tXS period. Read or ODT commands may be issued only after tXSDLL is satisfied. - Note9: Self-Refresh mode can only be entered from the All Banks Idle state. - Note10: Must be a legal command as defined in the "Command Truth Table". - Note11: Valid commands for power-down entry and exit are NOP and DESELECT only. - Note12: Valid commands for self-refresh exit are NOP and DESELECT only. - Note13: Self-Refresh can not be entered during Read or Write operations. - **Note14:** The Power-Down does not perform any refresh operations. - **Note15:** "X" means "don't care" (including floating around VREF) in Self-Refresh and Power-Down. It also applies to Address pins. - **Note16:** VREF (Both VREFDQ and VREFCA) must be maintained during Self-Refresh operation. VREFDQ supply may be turned OFF and VREFDQ may take any value between VSS and VDD during Self refresh.operation, provided that VREFDQ is valid and stable prior to CKE going back high and that first write operationor first write Leveling activity may not occur earlier than 512 nCK after exit from Self Refresh. - **Note17:** If all banks are closed at the conclusion of the read, write or precharge command, then Precharge Power-Down is entered, otherwise Active Power-Down is entered. - Note18: 'Idle state' is defined as all banks are closed (tRP, tDAL, etc. satisfied), no data bursts are in progress, CKE is high, and all timings from previous operations are satisfied (tMRD, tMOD, tRFC, tZQinit, tZQoper, tZQCS, etc.) as well as all self-refresh exit and power-down exit parameters are satisfied (tXS, tXP, tXPDLL, etc). #### Initialization The following sequence is required for power-up and initialization and is shown in below Figure: - 1. Apply power (/RESET is recommended to be maintained below 0.2 x VDD; all other inputs may be undefined). /RESET needs to be maintained for minimum 200 us with stable power. CKE is pulled "Low" anytime before /RESET being de-asserted (min. time 10 ns). The power voltage ramp time between 300 mv to VDDmin must be no greater than 200 ms; and during the ramp, VDD > VDDQ and (VDD VDDQ) < 0.3 volts.</p> - VDD and VDDQ are driven from a single power converter output, AND - The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side. In addition, VTT is limited to 0.95 V max once power ramp is finished, AND - Vref tracks VDDQ/2. OR - Apply VDD without any slope reversal before or at the same time as VDDQ. - Apply VDDQ without any slope reversal before or at the same time as VTT & Vref. - The voltage levels on all pins other than VDD, VDDQ, VSS, VSSQ must be less than or equal to VDDQ and VDD on one side and must be larger than or equal to VSSQ and VSS on the other side. - 2. After /RESET is de-asserted, wait for another 500 us until CKE becomes active. During this time, the DRAM will start internal state initialization; this will be done independently of external clocks. - 3. Clocks (CK, /CK) need to be started and stabilized for at least 10 ns or 5 tCK (which is larger) before CKE goes active. Since CKE is a synchronous signal, the corresponding set up time to clock (tIS) must be met. Also, a NOP or Deselect command must be registered (with tIS set up time to clock) before CKE goes active. Once the CKE is registered "High" after Reset, CKE needs to be continuously registered "High" until the initialization sequence is finished, including expiration of tDLLK and tZQinit. - 4. The DDR3 SDRAM keeps its on-die termination in high-impedance state as long as /RESET is asserted. Further, the SDRAM keeps its on-die termination in high impedance state after /RESET de-assertion until CKE is registered HIGH. The ODT input signal may be in undefined state until tIS before CKE is registered HIGH. When CKE is registered HIGH, the ODT input signal may be statically held at either LOW or HIGH. If RTT\_NOM is to be enabled in MR1, the ODT input signal must be statically held LOW. In all cases, the ODT input signal remains static until the power up initialization sequence is finished, including the expiration of tDLLK and tZQinit. - 5. After CKE is being registered high, wait minimum of Reset CKE Exit time, tXPR, before issuing the first MRS command to load mode register. (tXPR=max (tXS; 5 x tCK) - 6. Issue MRS Command to load *MR2* with all application settings. (To issue MRS command for *MR2*, provide "Low" to BA0 and BA2, "High" to BA1.) - 7. Issue MRS Command to load *MR3* with all application settings. (To issue MRS command for *MR3*, provide "Low" to BA2, "High" to BA0 and BA1.) - 8. Issue MRS Command to load *MR1* with all application settings and DLL enabled. (To issue "DLL Enable" command, provide "Low" to A0, "High" to BA0 and "Low" to BA1 BA2). - 9. Issue MRS Command to load *MR0* with all application settings and "DLL reset". (To issue DLL reset command, provide "High" to A8 and "Low" to BA0-2). - 10. Issue ZQCL command to starting ZQ calibration. - 11. Wait for both tDLLK and tZQinit completed. - 12. The DDR3 SDRAM is now ready for normal operation. # Reset and Power up initialization sequence #### Note: 1) From time point 'Td' until 'Tk', NOP or DES commands must be applied between MRS and ZQCL commands. ### Mode Register Definition #### Mode Register MR0 The Mode Register *MR0* stores the data for controlling various operating modes of DDR3 SDRAM. It controls burst length, read burst type, CAS latency, test mode, DLL reset, WR and DLL control for precharge power-down, which include various vendor specific options to make DDR3 SDRAM useful for various applications. The mode register is written by asserting low on /CS, /RAS, /CAS, /WE, BA0, BA1 and BA2, while controlling the states of address pins according to the table below Note1: BA2 and A13~A15 are RFU and must be programmed to 0 during MRS. **Note2:** WR(write recovery for autoprecharge)min in clock cycles is calculated by dividing tWR(in ns) by tCK(in ns) and rounding up to the next integer: WRmin[cycles] = Roundup(tWR[ns]/tCK[ns]). The WR value in the mode register must be programmed to be equal or larger than WRmin. The programmed WR value is used with tRP to determine tDAL. **Note3**. The table only shows the encodings for a given Cas Latency. For actual supported Cas Latency, please refer to speedbin tables for each frequency Note4: The table only shows the encodings for Write Recovery. Note5: RFU(Reserved for Future Use) ### **Burst Type and Burst Order** | Burst Length | R/W | A2 | A1 | A0 | Sequential Addressing, A3=0 | Interleave Addressing, A3=1 | |--------------|-----|----|----|----|-----------------------------|-----------------------------| | 4 (chop) | R | 0 | 0 | 0 | 0123TTTT | 0123TTTT | | | R | 0 | 0 | 1 | 1230TTTT | 1032TTTT | | | R | 0 | 1 | 0 | 2301TTTT | 2301TTTT | | | R | 0 | 1 | 1 | 3012TTTT | 3210TTTT | | | R | 1 | 0 | 0 | 4567TTTT | 4567TTTT | | | R | 1 | 0 | 1 | 5674TTT | 5476TTTT | | | R | 1 | 1 | 0 | 6745TTTT | 6745TTTT | | | R | 1 | 1 | 1 | 7456TTTT | 7654TTTT | | | W | 0 | V | V | 0123XXXX | 0123XXXX | | | W | 1 | V | V | 4567XXXX | 4567XXXX | | 8 | R | 0 | 0 | 0 | 01234567 | 01234567 | | | R | 0 | 0 | 1 | 12305674 | 10325476 | | | R | 0 | 1 | 0 | 23016745 | 23016745 | | | R | 0 | 1 | 1 | 30127456 | 32107654 | | | R | 1 | 0 | 0 | 45670123 | 45670123 | | | R | 1 | 0 | 1 | 56741230 | 54761032 | | | R | 1 | 1 | 0 | 67452301 | 67452301 | | | R | 1 | 1 | 1 | 74563012 | 76543210 | | | W | V | V | V | 01234567 | 01234567 | Note1: In case of burst length being fixed to 4 by *MR0* setting, the internal write operation starts two clock cycles earlier than for the BL8 mode. This means that the starting point for tWR and tWTR will be pulled in by two clocks. In case of burst length being selected on-the-fly via A12 (/BC), the internal write operation starts at the same point in time like a burst of 8 write operation. This means that during on-the-fly control, the starting point for tWR and tWTR will not be pulled in by two clocks. Note2: 0...7 bit number is value of CA[2:0] that causes this bit to be the first read during a burst. Note3: T: Output driver for data and strobes are in high impedance. Note4: V: a valid logic level (0 or 1), but respective buffer input ignores level on input pins. Note5: X: Don't Care. ### CAS Latency The CAS Latency is defined by *MR0* (bits A4-A6). CAS Latency is the delay, in clock cycles, between the internal Read command and the availability of the first bit of output data. DDR3 SDRAM does not support any half-clock latencies. The overall Read Latency (RL) is defined as Additive Latency (AL) + CAS Latency (CL); RL = AL + CL. #### Test Mode The normal operating mode is selected by MR0 (bit A7 = 0) and rest bits set to the desired values. Programming bit A7 to a '1' places the DDR3 SDRAM into a test mode that is only used by the DRAM factory and should NOT be used. No operations or functionality is specified if A7 = 1. #### **DLL Reset** The DLL Reset bit is self-clearing, meaning that it returns back to the value of '0' after the DLL reset function has been issued. Once the DLL is enabled, a subsequent DLL Reset should be applied. Any time that the DLL reset function is used, tDLLK must be met before any functions that require the DLL can be used (i.e., Read commands or ODT synchronous operations). ### Write Recovery The programmed WR value *MR0* (bits A9, A10, and A11) is used for the auto precharge feature along with tRP to determine tDAL. WR (write recovery for auto-precharge) min in clock cycles is calculated by dividing tWR (in ns) by tCK (in ns) and rounding up to the next integer: WRmin[cycles] = Roundup(tWR[ns]/ tCK[ns]). The WR must be programmed to be equal to or larger than tWR(min). ### Precharge PD DLL **MR0** (bit A12) is used to select the DLL usage during precharge power-down mode. When **MR0** (A12 = 0), or 'slow-exit', the DLL is frozen after entering precharge power-down (for potential power savings) and upon exit requires tXPDLL to be met prior to the next valid command. When **MR0** (A12 = 1), or 'fast-exit', the DLL is maintained after entering precharge power-down and upon exiting power-down requires tXP to be met prior to the next valid command. #### Mode Register MR1 The Mode Register *MR1* stores the data for enabling or disabling the DLL, output driver strength, RTT\_Nom impedance, additive latency, write leveling enable, TDQS enable and Qoff. The Mode Register 1 is written by asserting low on /CS, /RAS, /CAS, /WE, high on BA0, low on BA1 and BA2, while controlling the states of address pins according to the table below. Note1: BA2 and A8, A10 and A13 ~ A15 are RFU and must be programmed to 0 during MRS #### **DLL Enable** The DLL must be enabled for normal operation. DLL enable is required during power up initialization, and upon returning to normal operation after having the DLL disabled. During normal operation (DLL-on) with *MR1* (A0 = 0), the DLL is automatically disabled when entering self-refresh operation and is automatically re-enabled upon exit of self-refresh operation. Any time the DLL is enabled and subsequently reset, tDLLK clock cycles must occur before a read or synchronous ODT command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the tDQSCK, tAON or tAOF parameters. During tDLLK, CKE must continuously be registered high. DDR3 SDRAM does not require DLL for any Write operation, except when RTT\_WR is enabled and the DLL is required for proper ODT operation. For more detailed information on DLL Disable operation refers to "DLL-off Mode". The direct ODT feature is not supported during DLL-off mode. The on-die termination resistors must be disabled by continuously registering the ODT pin low and/or by programming the RTT\_Nom bits *MR1*(A9,A6,A2) to {0,0,0} via a mode register set command during DLL-off mode. The dynamic ODT feature is not supported at DLL-off mode. User must use MRS command to set Rtt\_WR, *MR2* {A10, A9} = {0,0}, to disable Dynamic ODT externally. #### **ODT Rtt Values** DDR3 SDRAM is capable of providing two different termination values (Rtt\_Nom and Rtt\_WR). The nominal termination value Rtt\_Nom is programmed in MR1. A separate value (Rtt\_WR) may be programmed in MR2 to enable a unique RTT value when ODT is enabled during writes. The Rtt\_WR value can be applied during writes even when Rtt\_Nom is disabled. ### Additive Latency Additive Latency (AL) operation is supported to make command and data bus efficient for sustainable bandwidths in DDR3 SDRAM. In this operation, It allows a read or write command (either with or without auto-precharge) to be issued immediately after the active command. The command is held for the time of the Additive Latency (AL) before it is issued inside the device. The Read Latency (RL) is controlled by the sum of the AL and CAS Latency (CL) register settings. Write Latency (WL) is controlled by the sum of the AL and CAS Write Latency (CWL) register settings. ## Write Leveling For better signal integrity, DDR3 memory module adopted fly-by topology for the commands, addresses, control signals, and clocks. The fly-by topology has the benefit of reducing the number of stubs and their length, but it also causes flight time skew between clock and strobe at every DRAM on the DIMM. This makes it difficult for the Controller to maintain tDQSS, tDSS, and tDSH specification. Therefore, the DDR3 SDRAM supports a 'write leveling' feature to allow the controller to compensate for skew. #### **Output Disable** The outputs may be enabled/disabled by MR1 (bit A12). When this feature is enabled (A12 = 1), all output pins (DQs, DQS, /DQS, etc.) are disconnected from the device, thus removing any loading of the output drivers. For normal operation, A12 should be set to '0'. ### Mode Register MR2 The Mode Register MR2 stores the data for controlling refresh related features, including RTT\_WR impedance and CAS write latency (CWL). The Mode Register 2 is written by asserting low on /CS, /RAS, /CAS, /WE, high on BA1, low on BA0 and BA2, while controlling the states of address pins according to the table below. **Note1:** BA2, A5, A8, A11 ~ A15 are RFU and must be programmed to 0 during MRS. **Note1:** The Rtt\_WR value can be applied during writes even when Rtt\_Nom is disabled. During write leveling, Dynamic ODT is not available. ### CAS Write Latency (CWL) The CAS Write Latency is defined by *MR2* (bits A3-A5). CAS Write Latency is the delay, in clock cycles, between the internal Write command and the availability of the first bit of input data. DDR3 SDRAM does not support any half-clock latencies. The overall Write Latency (WL) is defined as Additive Latency (AL) + CAS Write Latency (CWL); WL = AL + CWL. ### Dynamic ODT (Rtt\_WR) DDR3 SDRAM introduces a new feature "Dynamic ODT". In certain application cases and to further enhance signal integrity on the data bus, it is desirable that the termination strength of the DDR3 SDRAM can be changed without issuing an MRS command. *MR2* Register locations A9 and A10 configure the Dynamic ODT settings. In Write leveling mode, only RTT\_Nom is available. ### Mode Register MR3 The Mode Register *MR3* controls Multi Purpose Registers (MPR). The Mode Register 3 is written by asserting low on /CS, /RAS, /CAS, /WE, high on BA1 and BA0, while controlling the states of address pins according to the table below. Note1: BA2, A3 - A15 are RFU and must be programmed to 0 during MRS. Note2: The predefined pattern will be used for read synchronization. Note3: When MPR control is set for normal operation, MR3 A[2]=0, MR3 A[1:0] will be ignored ## Multi Purpose Register (MPR) The Multi Purpose Register (MPR) function is used to Read out a predefined system timing calibration bit sequence. To enable the MPR, a MODE Register Set (MRS) command must be issued to *MR3* Register with bit A2 = 1. Prior to issuing the MRS command, all banks must be in the idle state (all banks precharged and tRP met). Once the MPR is enabled, any subsequent RD or RDA commands will be redirected to the Multi Purpose Register. When the MPR is enabled, only RD or RDA commands are allowed until a subsequent MRS command is issued with the MPR disabled (*MR3* bit A2 = 0). Power-down mode, self-refresh and any other non-RD/RDA command is not allowed during MPR enable mode. The RESET function is supported during MPR enable mode. ### Package Description: 96Ball-FBGA Solder ball: Lead free (Sn-Ag-Cu) Units: Millimeters #### **BOTTOM VIEW** # Revision History | Revision No. | History | Draft Date | Editor | Remark | |--------------|----------------------|------------|------------|--------| | 0.1 | Initial Release. | Aug. 2020 | David Chen | N/A | | 1.0 | First SPEC. release. | Sep. 2020 | Rico Yang | N/A |